DESIGN AND IMPLEMENTATION OF LOW POWER VLSI DESIGN CIRCUITS USING CAD TOOLS

Authors

  • P. CHANDRASHEKAR Assistant Professor, Department of ECE, Samskruti college of Engineering and Techology, Ghatkesar. Author
  • SANDEEP KUMAR VASA Assistant Professor, Department of ECE, Samskruti college of Engineering and Techology, Ghatkesar. Author
  • K. DEEPA Assistant Professor, Department of ECE, Samskruti college of Engineering and Techology, Ghatkesar Author

DOI:

https://doi.org/10.61841/w8ev2r23

Keywords:

Optimizations, LowPower, Power Dissipation, Power Managements

Abstract

 

In this technology, an power densities is measuring into watts per square millimetre as a raises to alarm rates, power managements are become an importance aspects of nearly each categories of the designed & applications. Reduces the power consumptions & in excess of on chips power managements is the key challenging into deep sub-micron meters nodes as increases complex. Power managements required at a consider into extremely in the early hours designed stage. Too lower power methods will be employs at every each designed stages, for RTL (Register Transfer Level) and GDSII. These are review papers is described in the different strategy, methodology & power managements technique form lowpower VLSI circuit. In expectations challenged in that may be meets through designs as to designing lowpower higher performances circuit is also discuss. Stateof theart optimized into method at various abstractions level in those targeting designs to lowpower digitals VLSI circuit is verified.

 

Downloads

Download data is not yet available.

References

[1] Kanika Kaur and Arti Noor, “techniques & Methodologies For Low electricity VLSI Designs: A evaluation” global magazine of Advances in Engineering & era (IJAET), Vol. 1,trouble 2, pp.159- 165, ISSN: 2231-1963, can also 2011.

[2] Vishal Sharma, Jitendra Kaushal Srivastava, “Designing of Low-strength VLSI Circuits using Non-Clocked logic style”, international journal of advancements in studies & era (IJOART), quantity 1, Issue3, pp. 1-5, ISSN 2278-7763, August-2012.

[3] Phani kumar M, N. Shanmukha Rao, “A Low power and high pace layout for VLSI logic Circuits the usage of Multi-Threshold Voltage CMOS technology”, international journal of computer technology and records technologies (IJCSIT), Vol. 3 (3) , PP. 4131-4133,ISSN: 0975-9646, 2012.

[4] massimo alioto, “extremely-low electricity vlsi circuit layout demystified And defined: an academic”, ieee transactions on circuits and structures—i: normal papers, vol. fifty nine, no. 1, january 2012

[5] Hasmukh P Koringa, Prof. (Dr.) Vipul A Shah and Prof. Durgamadhab Misra, “Estimation and Optimization of electricity dissipation in CMOS VLSI circuit layout: A review Paper”, global magazine of emerging traits in electrical and Electronics (IJETEE), Vol. 1, issue.three, pp. 14-21, March-2013.

[6] Kanika Kaur, Arti Noor, “CMOS Low energy mobile Library For digital design”, international journal of VLSI layout & conversation structures (VLSICS) Vol.4, No.three, DOI : 10.5121/vlsic.2013.4305, PP. forty three-fifty one, June 2013

[7] Srinivas Devadas, Sharad Malik, “A Survey of Optimization techniques focused on Low electricity VLSI Circuits”, thirty second ACM/IEEE layout Automation conference

[8] A. Punitha, M. Joseph, “Survey of memory, power and Temperature Optimization techniques in excessive stage Synthesis”, global journal of recent tendencies in Engineering, Vol 2, No. 8, November 2009”

[9] Valeriu Beiu, José M. Quintana, and María J. avedillo, “vlsi implementations of threshold common sense-a comprehensive survey”, ieee transactions on neural networks, vol. 14, no. 5, september 2003.

[10] Rupesh Maheshwari, Yogeshver Khandagre, Vipul Agrawal, “A survey of design technology for LowPower VLSI machine”, volume No.1, trouble No.three, pg : 167-a hundred and seventy 01 July 2012

Downloads

Published

30.04.2018

How to Cite

CHANDRASHEKAR, P., VASA, S. K., & DEEPA, K. (2018). DESIGN AND IMPLEMENTATION OF LOW POWER VLSI DESIGN CIRCUITS USING CAD TOOLS. International Journal of Psychosocial Rehabilitation, 22(4), 217-225. https://doi.org/10.61841/w8ev2r23